# 8272A SINGLE/DOUBLE DENSITY FLOPPY DISK CONTROLLER - IBM Compatible in Both Single and Double Density Recording Formats - Programmable Data Record Lengths: 128, 256, 512, or 1024 Bytes/Sector - Multi-Sector and Multi-Track Transfer Capability - Drives Up to 4 Floppy or Mini-Floppy Disks - Data Transfers in DMA or Non-DMA Mode - Parallel Seek Operations on Up to Four Drives - Compatible with all Intel and Most Other Microprocessors - Single-Phase 8 MHz Clock - Single +5 Voit Power Supply (±10%) The 8272A is an LSI Floppy Disk Controller (FDC) Chip, which contains the circuitry and control functions for interfacing a processor to 4 Floppy Disk Drives. It is capable of supporting either IBM 3740 single density format (FM), or IBM System 34 Double Density format (MFM) including double sided recording. The 8272A provides control signals which simplify the design of an external phase locked loop and write precompensation circuitry. The FDC simplifies and handles most of the burdens associated with implementing a Floppy Disk Drive Interface. The 8272A is a pincompatible upgrade to the 8272. Figure 1. 8272A Internal Block Diagram Figure 2. Pin Configuration #### 8272A Table 1. Pin Description | | Pin | | Connec- | | |----------------------------------|-----|--------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------| | Symbol | No. | Type | tion To | Name and Function | | RESET | 1 | 1 | μР | Reset: Places FDC in idle state. Resets output lines to FDD to "0" (low). Does not clear the last specify command. | | RD | 2 | J <sup>[1]</sup> | μР | Read: Control signal<br>for transfer of data from<br>FDC to Data Bus, when<br>"0" (low). | | WR | 3 | J <sup>(1)</sup> | μΡ | Write: Control signal<br>for transfer of data to<br>FDC via Data Bus, when<br>"0" (low). | | ES . | 4 | 1 | μΡ | Chip Select: IC selected when "0" (low), allowing RD and WR to be enabled. | | <b>A</b> o | 5 | Į(1) | <b>μ</b> Ρ | Data/Status Register<br>Select: Selects Data<br>Reg ( $A_0 = 1$ ) or Status<br>Reg ( $A_0 = 0$ ) contents<br>to be sent to Data Bus. | | DB <sub>0</sub> -DB <sub>7</sub> | 613 | I/O <sup>[1]</sup> | μР | Data Bus: Bidirectional<br>8-Bit Data Bus. | | DRQ | 14 | 0 | DMA | Data DMA Request:<br>DMA Request is being<br>made by FDC when<br>DRQ "1." [3] | | DACK | 15 | 1 | DMA | DMA Acknowledge:<br>DMA cycle is active<br>when "0" (low) and<br>Controller is perform-<br>ing DMA transfer. | | TC . | 16 | l . | DMA | Terminal Count: Indicates the termination of a DMA transfer when "1" (high) <sup>[2]</sup> . | | IDX | 17 | I | FDD | Index: Indicates the beginning of a disk track. | | INT | 18 | 0 | μР | Interrupt: Interrupt Request Generated by FDC. | | CLK | 19 | 1 | | Clock: Single Phase 8<br>MHz (4 MHz for mini<br>floppies) Squarewave<br>Clock | | GND | 20 | | | Ground: D.C. Power<br>Return. | Note 1: Disabled when CS=1. Note 2: TC must be activated to terminate the Execution Phase of any command. Note 3: DRQ is also an input for certain test modes. It should have a 5kn pull-up resistor to prevent activation. | | escription | 1 | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | The state of s | Symbol | Pin<br>No. | Туре | Connec-<br>tion To | Name and Function | | | V <sub>CC</sub> | 40 | | | D.C. Power: +5V | | | ŘW/SEEK | 39 | 0 | FDD | Read Write / SEEK:<br>When "1" (high) Seek<br>mode selected and<br>when "0" (low) Read/<br>Write mode selected. | | | LCT/DIR | 38 | 0 | FDD | Low Current/Direction:<br>Lowers Write current<br>on inner tracks in<br>Read/Write mode, de-<br>termines direction head<br>will step in Seek mode. | | | FR/STP | 37 | 0 | FDD | Fault Reset/Step: Re-<br>sets fault FF in FDD In<br>Read/Write mode, pro-<br>vides step pulses to<br>move head to another<br>cylinder in Seek mode. | | | HDL | 36 | 0 | FDD | Head Load: Command which causes read/write head in FDD to contact diskette. | | | RDY | 35 | ı | FDD | Ready: Indicates FDD is ready to send or receive data. Must be tied high (gated by the Index pulse) for mini floppies which do not normally have a Ready line. | | | wp/TS | 34 | 1 | FDD | Write Protect / Two-<br>Side: Senses Write Pro-<br>tect status in Read/<br>Write mode, and Two<br>Side Media in Seek<br>mode. | | | FLT/TRK0 | 33 | ı | FDD | Fault/Track 0: Senses<br>FDD fault condition in<br>Read/Write mode and<br>Track 0 condition in<br>Seek mode. | | | PS <sub>1</sub> ,PS <sub>0</sub> | 31,32 | 0 | FDD | Precompensation (pre-<br>shift): Write precom-<br>pensation status during<br>MFM mode. Determines<br>early, late, and normal<br>times. | | Management of the last | WR DATA | 30 | 0 | FDD | Write Data: Serial clock and data bits to FDD. | | The state of s | DS <sub>1</sub> ,DS <sub>0</sub> | 28,29 | 0 | FDD | Drive Select: Selects<br>FDD unit. | | Minnesotro (halloware received | HDSEL | 27 | 0 | FDD | Head Select: Head 1 selected when "1" (high) Head 0 selected when "0" (low). | #### 8272A Table 1. Pin Description (Continued) | Symbol | Pin<br>No. | Туре | Connec-<br>tion To | Name and Function | |---------|------------|------|--------------------|---------------------------------------------------------------------| | мғм | 26 | 0 | PLL | MFM Mode: MFM mode<br>when "1," FM mode<br>when "0." | | WE | 25 | 0 | FDD | Write Enable: Enables write data into FDD. | | vco | 24 | 0 | PLL | VCO Sync: Inhibits VCO in PLL when "0" (low), enables VCO when "1." | | RD DATA | 23 | 1 | | Read Data: Read data from FDD, containing clock and data bits. | | Symbol | Pin<br>No. | Туре | Connec-<br>tion To | Name and Function | |--------|------------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DW | . 22 | | PLL | Data Window: Generated by PLL, and used to sample data from FDD. | | WR CLK | 21 | | | Write Clock: Write date rate to FDD FM = 500 kHz, MFM = 1 MHz, with a pulse width of 250 m for both FM and MFM. Must be enabled for all operations, both Read and Write. | Figure 3. 8272A System Block Diagram #### DESCRIPTION Hand-shaking signals are provided in the 8272A which make DMA operation easy to incorporate with the aid of an external DMA Controller chip, such as the 8237A. The FDC will operate in either DMA or Non-DMA mode. In the Non-DMA mode, the FDC generates interrupts to the processor for every transfer of a data byte between the CPU and the 8272A. In the DMA mode, the processor need only load a command into the FDC and all data transfers occur under control of the 8272A and DMA controller. There are 15 separate commands which the 8272A will execute. Each of these commands require multiple 8-bit bytes to fully specify the operation which the processor wishes the FDC to perform. The following commands are available. Read Data Read ID Read Deleted Data Read a Track Scan Equal Write Data Format a Track Write Deleted Data Seek Recalibrate (Restore to Scan High or Equal Scan Low or Equal Specify Track 0) Sense Interrupt Status Sense Drive Status For more information see the Intel Application Notes AP-116 and AP-121. #### **FEATURES** Address mark detection circuitry is internal to the FDC which simplifies the phase locked loop and read electronics. The track stepping rate, head load time, and head unload time may be programmed by the user. The 8272A offers many additional features such as multiple sector transfers in both read and write modes with a single command, and full IBM compatibility in both single (FM) and double density (MFM) modes. #### 8272A ENHANCEMENTS On the 8272A, after detecting the Index Pulse, the I/CO Sync output stays low for a shorter period of time. See Figure 4A. On the 8272 there can be a problem reading data when Gap 4A is 00 and there is no IAM. This occurs on some clder floppy formats. The 8272A cures this problem by adjusting the VCO Sync timing so that it is not low during the data field. See Figure 4B. Figure 4. 8272A Enhancements over the 8272 #### 8272A #### 8272A REGISTERS — CPU INTERFACE The 8272A contains two registers which may be accessed by the main system processor; a Status Register and a Data Register. The 8-bit Main Status Register contains the status information of the FDC, and may be accessed at any time. The 8-bit Data Register (actually consists of several registers in a stack with only one register presented to the data bus at a time), stores data, commands, parameters, and FDD status information. Data bytes are read out of, or written into, the Data Register in order to program or obtain the results after execution of a command. The Status Register may only be read and is used to facilitate the transfer of data between the processor and 8272A. The relationship between the Status/Data registers and the signals $\overline{\text{RD}}$ , $\overline{\text{WR}}$ , and $A_0$ is shown in Table 2. Table 2. A<sub>O</sub>, RD, WR decoding for the selection of Status/Data register functions. | A <sub>o</sub> | RD | WR | FUNCTION | |----------------|----|----|---------------------------| | 0 | 0 | 1 | Read Main Status Register | | 0 | 1 | 0 | Illegal (see note) | | 0 | 0 | 0 | Illegal (see note) | | 1 | 0 | 0 | Illegal (see note) | | 1 | 0 | 1 | Read from Data Register | | 1 | 1 | 0 | Write into Data Register | Note: Design must guarantee that the 8272A is not subjected to illegal inputs. The Main Status Register bits are defined in Table 3. Table 3. Main Status Register bit description. | BIT NUMBER | NAME | SYMBOL | DESCRIPTION | |----------------|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D <sub>0</sub> | FDD 0 Busy | D <sub>O</sub> B | FDD number 0 is in the Seek mode. | | D <sub>1</sub> | FDD 1 Busy | D <sub>1</sub> B | FDD number 1 is in the Seek mode. | | D <sub>2</sub> | FDD 2 Busy | D <sub>2</sub> B | FDD number 2 is in the Seek mode. | | D <sub>3</sub> | FDD 3 Busy | D <sub>3</sub> B | FDD number 3 is in the Seek mode. | | D <sub>4</sub> | FDC Busy | СВ | A read or write command is in process. | | D <sub>5</sub> | Non-DMA mode | NDM | The FDC is in the non-DMA mode. This bit is set only during the execution phase in non-DMA mode. Transition to "0" state indicates execution phase has ended. | | Dg | Data input/Output | DiO | Indicates direction of data transfer between FDC and Dta Register. If DIO = "1" then transfer is from Data Register to the Processor. If DIO = "0", then transfer is from the Processor to Data Register. | | D <sub>7</sub> | Request for Master | ROM | Indicates Data Register Is ready to send or receive data to or from the Processor. Both bits DiO and RQM should be used to perform the handshaking functions of "ready" and "direction" to the processor. | The DIO and RQM bits in the Status Register indicate when Data is ready and in which direction data will be transferred on the Data Bus. Note: There is a $12\mu S$ or $24\mu S$ RQM flag delay when using an 8 or 4 MHz clock respectively. Figure 5. Status Register Timing The 8272A is capable of executing 15 different commands. Each command is initiated by a multi-byte transfer from the processor, and the result after execution of the command may also be a multi-byte transfer back to the processor. Because of this multi-byte interchange of information between the 8272A and the processor, it is convenient to consider each command as consisting of three phases: Command Phase: The FDC receives all information required to perform a particular operation from the processor. Execution Phase: The FDC performs the operation it was instructed to do. Result Phase: After completion of the operation, status and other housekeeping information are made available to the processor. During Command or Result Phases the Main Status Register (described in Table 3) must be read by the processor before each byte of information is written into or read from the Data Register. Bits D6 and D7 in the Main Status Register must be in a 0 and 1 state, respectively, before each byte of the command word may be written into the 8272A. Many of the commands require multiple bytes, and as a result the Main Status Register must be read prior to each byte transfer to the 8272A. On the other hand, during the Result Phase, D6 and D7 in the Main Status Register must both be 1's (D6 = 1 and D7 = 1) before reading each byte from the Data Register. Note, this reading of the Main Status Register before each byte transfer to the 8272A is required in only the Command and Result Phases, and NOT during the Execution Phase. During the Execution Phase, the Main Status Register need not be read. If the 8272A is in the non-DMA Mode, then the receipt of each data byte (if 8272A is reading data from FDD) is indicated by an Interrupt signal on pin 18 (INT = 1). The generation of a Read signal (RD = 0) will reset the interrupt as well as output the Data onto #### 8272A the Data Bus. For example, If the processor cannot handle Interrupts fast enough (every 13 µs for MFM mode) then it may poll the Main Status Register and then bit D7 (RQM) functions just like the Interrupt signal. If a Write Command is in process, then the WR signal performs the reset to the Interrupt signal. The 8272A always operates in a multi-sector transfer mode. It continues to transfer data until the TC input is active. In Non-DMA Mode, the system must supply the TC input. If the 8272A is in the DMA Mode, no Interrupts are generated during the Execution Phase. The 8272A generates DRO's (DMA Requests) when each byte of data is available. The DMA Controller responds to this request with both a $\overline{DACK}=0$ (DMA Acknowledge) and a $\overline{RD}=0$ (Read signal). When the DMA Acknowledge signal goes low ( $\overline{DACK}=0$ ) then the DMA Request is reset (DRQ=0). If a Write Command has been programmed then a $\overline{WR}$ signal will appear instead of $\overline{RD}$ . After the Execution Phase has been completed (Terminal Count has occurred) then an Interrupt will occur (INT=1). This signifies the beginning of the Result Phase. When the first byte of data is read during the Result Phase, the Interrupt is automatically reset (INT=0). It is important to note that during the Result Phase all bytes shown in the Command Table must be read. The Read Data Command, for example, has seven bytes of data in the Result Phase. All seven bytes must be read in order to successfully complete the Read Data Command. The 8272A will not accept a new command until all seven bytes have been read. Other commands may require fewer bytes to be read during the Result Phase. The 8272A contains five Status Registers. The Main Status Register mentioned above may be read by the processor at any time. The other four Status Registers (ST0, ST1, ST2, and ST3) are only available during the Result Phase, and may be read only after successfully completing a command. The particular command which has been executed determines how many of the Status Registers will be read. The bytes of data which are sent to the 8272A to form the Command Phase, and are read out of the 8272A in the Result Phase, must occur in the order shown in the Table 4. That is, the Command Code must be sent first and the other bytes sent in the prescribed sequence. No foreshortening of the Command or Result Phases are allowed. After the last byte of data in the Command Phase is sent to the 8272A, the Execution Phase Table 4. 8272A Command Set | | | _ | | | | | TA | BUS | 5 | | | | | 1 | | | | D | ATA | BU | S | | | | | |-----------|-----------------------------------------|-----|---|----|----------------|--------|--------------------------|-----|----------|----------------|----------------|---------------------------------------------------------------------------------------------------------|-----------|---------------------------------------|----------------|----------|---|-----|------------------------|----------------|----------|------|------|-----|--------------------------------------------------------------------------------------------| | PHASE | R/W | D | 7 | Dg | D <sub>5</sub> | D, | 4 | D3 | 02 | D <sub>1</sub> | D <sub>0</sub> | REMARKS | PHASE | R/W | D <sub>7</sub> | Dg | D | g [ | 04 | D <sub>3</sub> | D | D | 1 | Do | REMARKS | | | | | | | | | EAL | 0 0 | ATA | | | | | | | | | 1 | WR! | TE D | ATA | | | | | | Command | * * * * * * * * * * * * * * * * * * * | M 0 | | | 0 | 0 | C<br>H<br>R<br>N<br>EOT | | HDS | | DSO | Command Codes Sector ID information prior to Command execution | Command | * * * * * * * * * * * * * * * * * * * | 0 | MFN<br>0 | 0 | | 0 0 CH R N C G F | 0<br>0<br>: | 1<br>HD | S DS | 51 [ | 080 | Sector ID information prior to Command execution | | Execution | | | | | | | | | | | | Data transfer<br>between the FDD<br>and main-system | Execution | • | | - | | _ | Dī | ١_ | | | | _ | Data transfer<br>between the main-<br>system and FDD | | Result | **** | _ | | | | _ \$ | T 1<br>T 2<br>C .<br>H . | _ | | | _ | Status information<br>after Command<br>execution<br>Sector ID information<br>after command<br>execution | Result | **** | _ | | 0 | _ | ST<br>ST<br>C<br>H | 1 - | | | | _ | Status information<br>after Command<br>execution<br>Sector ID information<br>after Command | | | | | _ | | | | | | ED DA | | | | | | | | | | | LETI | | | | _ | execution | | Command | * * * * * * * * * * * * * * * * * * * * | 0 | | | SK<br>0 | 0<br>0 | CHRNOT | 0 1 | 1<br>HDS | 0<br>DS1 | = | Command Codes Sector ID information prior to Command execution | Command | * * * * * * * * * * * * * * * * * * * | 0 | MFM<br>0 | 0 | 0 | C H R N EO | 0 1 | 0<br>HDS | O DS | 1 D | _ | Command Codes Sector ID information prior to Command execution | | xecution | | | | | | | | | | | | Data transfer<br>between the FDD<br>and main-system | Execution | | ' | | | | | | | | | | Data transfer<br>between the FDD<br>and main-system | | esult | | | _ | | | _ S | T 1<br>T 2<br>C _<br>H _ | = | | | = | Status information<br>after Command<br>execution Sector ID Information<br>after Command<br>execution | Result | ***** | | | | _ : | ST 1<br>ST 2<br>C<br>H | <u> </u> | | | | | Status information after Command execution Sector ID information after Command execution | lote: 1. Symbols used in this table are described at the end of this section. 2. A<sub>0</sub> = 1 for all operations 3. X = Don't care, usually made to equal binary 0. #### 8272A #### PRELIMINARY #### Table 4. 8272A Command Set (Continued) | | | DATA BUS | | | | DATA BUS | | |-----------|-------------|-------------------------------------------------------|------------------------------------------------------------------------------------|-------------------|------------------|--------------------------------------------------------|--------------------------------------------------------------------------------| | PHASE | R/W | D7 D8 D5 D4 D3 D2 D1 D0 | REMARKS | PHASE | R/W | D7 D8 D5 D4 D3 D2 D1 D0 | REMARKS | | | | READ A TRACK | | | | SCAN LOW OR EQUAL | | | Command | w<br>w<br>w | 0 MFM SK 0 0 0 1 0<br>0 0 0 0 0 MDS DS1 DS0<br>C<br>H | Command Codes Sector ID information prior to Command execution | Command | &<br>&<br>&<br>& | MT MFM SK 1 1 0 0 1<br>0 0 0 0 0 HDS DS1 DS0<br>C<br>H | Command Codes Sector ID information prior Command execution | | | &<br>&<br>& | EOT OPL | | Execution | w<br>w<br>w | N EOT | Data compared | | Execution | | | Data transfer between the FDD and main-system. FDC reads all of cylinders contents | Result | R | ST0 | between the FDD<br>and main-system<br>Status information<br>after Command | | Result | R | ST 0 | from Index hole to<br>EOT<br>Status information<br>after Command | | R R R R | ST2CR | execution Sector ID information after Command | | | R | ST 1 | execution | | R | SCAN HIGH OR EQUAL | execution | | | RRR | H R N | Sector ID information<br>after Command<br>execution | Command | w | MT MFM SK 1 1 1 0 1<br>0 0 0 0 0 HDS DS1 DS0 | Command Codes | | Command | w | READ ID 0 MFM 0 0 1 0 1 0 0 0 0 0 HDS DS1 DS0 | Commands | | * * * * | C | Sector ID information prior Command execution | | Execution | | · | The first correct ID information on the Cylinder is stored in Data Register | Execution | w | GPL STP | Data compared<br>between the FDD<br>and main-system | | Result . | 2222 | ST0 | Status information<br>after Command<br>execution<br>Sector ID information | Result | RRR | ST0ST1ST2 | Status information after Command execution | | | R | FORMAT A TRACK | during Execution Phase | | RRR | C | Sector ID information after Command execution | | Command | w | 0 MFM 0 0 1 1 0 1 | Command Codes | | | RECALIBRATE | | | | W<br>W<br>W | 0 0 0 0 0 HDS DS1 DS0 | Bytes/Sector<br>Sectors/Cylinder<br>Gap 3<br>Filler Byte | Command | w | 0 0 0 0 0 1 1 1<br>0 0 0 0 0 0 DS1 DS0 | Command Codes Head retracted to Track 0 | | _ | 1 | | FDC formats an | | | SENSE INTERRUPT STATUS | | | Result | *** | ST0ST1ST2C | entire cylinder Status information after Command execution | Command<br>Result | W<br>R<br>R | 0 0 0 0 1 0 0 0<br>ST0<br>PCN | Command Codes Status information a the end of each see operation about the FDC | | | RR | R | in this case, the ID<br>Information has no<br>meaning | Command | w | SPECIFY 0 0 0 0 0 1 1 | Command Codes | | | | SCAN EQUAL | · | | w | SRT HUT ND | | | Command | | MT MFM SK 1 0 0 0 1 | Command Codes | | - | SENSE DRIVE STATUS | | | | * | 0 0 0 0 0 MDS DS1 DS0 | Sector ID information prior to Command execution | Command | W<br>W<br>R | 0 0 0 0 0 1 0 0<br>0 0 0 0 0 HDS DS1 DS0<br>ST3 | Command Codes Status information about FDD | | | W | GPL STP | | Command | w | SEEK 0 0 0 0 1 1 1 1 1 | Command Codes | | Execution | | | Data compared<br>between the FDD<br>and main-system<br>Status information | Execution | w | 0 0 0 0 0 HDS 051 DS0 | Head is positioned | | Result | RRR | ST 0<br>ST 1<br>ST 2 | after Command<br>execution | | | INVALID | over proper Cylinder<br>on Diskette | | | RRR | C | Sector ID information after Command execution | Command | w | Invalid Codes | Invalid Command<br>Codes (NoOp - FDC<br>goes into Standby | | | 1 | | | | 1 | | State)<br>ST 0 = 80 | #### 8272A #### Table 5. Command Mneumonics | | NAME | | |--------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | | DESCRIPTION | | 40 | Address Line 0 | $A_0$ controls selection of Main Status<br>Register ( $A_0 = 0$ ) or Data Register ( $A_0 = 1$ ). | | ε | Cylinder Number | C stands for the current selected Cylinder track number 0 through 75 of the medium. | | 0 | Date | D stands for the data pattern which is going to be written into a Sector. | | D <sub>7</sub> -D <sub>0</sub> | Data Bus | 8-bit Data Bus where $D_7$ is the most significant bit, and $D_0$ is the least significant bit. | | DS0, DS1 | Drive Select | DS stands for a selected drive number 0 or 1. | | DTL | Data Length | When N is defined as 00, DTL stands for the data length which users are going to read out or write into the Sector. | | EOT | End of Track | EOT stands for the final Sector number of a Cylinder. | | GPL | Gap Length | GPL stands for the length of Gap 3 (spacing between Sectors excluding VCO Sync Field). | | H | Heed Address | H stands for head number 0 or 1, as specified in ID field. | | HDS | Head Select | HDS stands for a selected head number 0 or 1 (H = HDS in all command words). | | HLT | Head Load Time | HLT stands for the head load time in the FDD (2 to 254 ms in 2 ms increments). | | ŧUT | Head Unload Time | HUT stands for the head unload time after<br>a read or write operation has occurred (16<br>to 240 ms in 16 ms Increments). | | IFM . | FM or MFM Mode | If MF is low, FM mode is selected and if it is high, MFM mode is selected. | | п | Multi-Track | If MT is high, a multi-track operation is to<br>be performed (a cylinder under both HD0<br>and HD1 will be read or written). | | | Number | N stands for the number of data bytes written in a Sector. | automatically starts. In a similar fashion, when the last byte of data is read out in the Result Phase, the command is automatically ended and the 8272A is ready for a new command. A command may be aborted by simply sending a Terminal Count signal to pin 16 (TC = 1). This is a convenient means of ensuring that the processor may always get the 8272A's attention even if the disk system hangs up in an abnormal manner. #### POLLING FEATURE OF THE 8272A After power-up RESET, the Drive Select Lines DS0 and DS1 will automatically go into a polling mode. In between commands (and between step pulses in the SEEK command) the 8272A polls all four FDDs looking for a change in the Ready line from any of the drives. If the Ready line changes state (usually due to a door opening or closing) then the 8272A will generate an interrupt. When Status Register 0 (ST0) is read (after Sense Interrupt Status is issued), Not Ready (NR) will be indicated. The polling of the Ready line by the 8272A occurs continuously between instructions, thus notifying the processor which drives are on or off line. Approximate scan timing is shown in Table 6. Table 6. Scan Timing | DS1 | DSO | APPROXIMATE SCAN TIMING | |-----|-----|-------------------------| | | 0 | 220µS | | 0 | 1 | 220µS | | 1 | 0 | 220µS | | 1 | 1 | 440µS | #### COMMAND DESCRIPTIONS During the Command Phase, the Main Status Register must be polled by the CPU before each byte is written | SYMBOL | NAME | DESCRIPTION | |------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NCN | New Cylinder Number | NCN stands for a new Cylinder number, which is going to be reached as a result of the Seek operation. Desired position of Head. | | ND | Non-DMA Mode | ND stands for operation in the Non-DMA Mode. | | PCN | Present Cylinder<br>Number | PCN stands for the Cylinder number at<br>the completion of SENSE INTERRUPT<br>STATUS Command. Position of Head at<br>present time. | | R | Record | R stands for the Sector number, which will be read or written. | | R/W | Read/Write | R/W stands for either Read (R) or Write (W) signal. | | sc | Sector | SC indicates the number of Sectors per<br>Cylinder. | | SK | Skip | SK stands for Skip Deleted Data Address<br>Mark. | | SRT | Step Rate Time | SRT stands for the Stepping Rate for the FDD (1 to 16 ms in 1 ms increments). The same Stepping Rate applies to all drives (F=1 ms. E=2 ms. etc.) | | ST 0<br>ST 1<br>ST 2<br>ST 3 | Status 0<br>Status 1<br>Status 2<br>Status 3 | ST 0-3 stand for one of four registers which store the status information after a command has been executed. This information is available during the result information is available during the result phase after command execution. These registers should not be confused with the main status register (selected by Ag = 0). ST 0-3 may be read only after a command has been executed and contain information relevant to that particular command. | | STP | , | During a Scan operation, if STP=1, the data in contiguous sectors is compared byte by byte with data sent from the processor (or DMA), and if STP=2, then alternate sectors are read and compared. | Into the Data Register. The DIO (DB6) and RQM (DB7) bits in the Main Status Register must be in the "0" and "1" states respectively, before each byte of the command may be written into the 8272A. The beginning of the execution phase for any of these commands will cause DIO and RQM to switch to "1" and "0" states respectively. #### READ DATA A set of nine (9) byte words are required to place the FDC Into the Read Data Mode. After the Read Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify Command), and begins reading ID Address Marks and ID fields. When the current sector number ("R") stored in the ID Register (IDR) compares with the sector number read off the diskette, then the FDC outputs data (from the data field) byte-bybyte to the main system via the data bus. After completion of the read operation from the current sector, the Sector Number is incremented by one, and the data from the next sector is read and output on the data bus. This continuous read function is called a "Multi-Sector Read Operation." The Read Data Command must be terminated by the receipt of a Terminal Count signal. Upon receipt of this signal, the FDC stops outputting data to the processor, but will continue to read data from the current sector, check CRC (Cyclic Redundancy Count) bytes, and then at the end of the sector terminate the Read Data Command. The amount of data which can be handled with a single command to the FDC depends upon MT (multi-track), MFM (MFM/FM), and N (Number of Bytes/Sector). Table 7 on the next page shows the Transfer Capacity. #### MANUAL DE CI's 1 # intel #### 8272A Table 7. Transfer Capacity | Multi-Track<br>MT | MFM/FM<br>MFM | Bytes/Sector<br>N | Maximum Transfer Capacity (Bytes/Sector) (Number of Sectors) | Final Sector Reed<br>from Diskette | |-------------------|---------------|-------------------|--------------------------------------------------------------|------------------------------------| | 0 | 0 | 00<br>01 | (128) (26) = 3.328<br>(256) (26) = 6.656 | 26 at Side 0<br>or 26 at Side 1 | | 1 | 0 | 00<br>01 | (128) (52) = 6,656<br>(256) (52) = 13,312 | 25 at Side 1 | | 0 | 0 | 01<br>02 | (256) (15) = 3,840<br>(512) (15) = 7,680 | 15 at Side 0<br>or 15 at Side 1 | | 1 | 0 | 01<br>02 | (256) (30) = 7,680<br>(512) (30) = 15,360 | 15 at Side 1 | | 0 | 0 | 02<br>03 | (512) (8) = 4,098<br>(1024) (8) = 8,192 | 8 at Side 0<br>or 8 at Side 1 | | 1 | 0 | 02<br>03 | (512) (16) = 8,192<br>(1024) (16) = 16,384 | 8 at Side 1 | The "multi-track" function (MT) allows the FDC to read data from both sides of the diskette. For a particular cylinder, data will be transferred starting at Sector 1, Side 0 and completing at Sector L, Side 1 (Sector L = last sector on the side). Note, this function pertains to only one cylinder (the same track) on each side of the diskette. When N=0, then DTL defines the data length which the FDC must treat as a sector. If DTL is smaller than the actual data length in a Sector, the data beyond DTL in the Sector is not sent to the Data Bus. The FDC reads (internally) the complete Sector performing the CRC check, and depending upon the manner of command termination, may perform a Multi-Sector Read Operation. When N is non-zero, then DTL has no meaning and should be set to OFFH. At the completion of the Read Data Command, the head is not unloaded until after Head Unload Time Interval (specified in the Specify Command) has elapsed. If the processor issues another command before the head unloads then the head settling time may be saved between subsequent reads. This time out is particularly valuable when a diskette is copied from one drive to another. If the FDC detects the Index Hole twice without finding the right sector, (indicated in "R"), then the FDC sets the ND (No Data) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) After reading the ID and Data Fields in each sector, the FDC checks the CRC bytes. If a read error is detected (incorrect CRC in ID field), the FDC sets the DE (Data Error) flag in Status Register 1 to a 1 (high), and if a CRC error occurs in the Data Field the FDC also sets the DD (Data Error in Data Field) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) If the FDC reads a Deleted Data Address Mark off the diskette, and the SK bit (bit D5 in the first Command Word) is not set (SK = 0), then the FDC sets the CM (Control Mark) flag in Status Register 2 to a 1 (high), and terminates the Read Data Command, after reading all the data in the Sector. If SK = 1, the FDC skips the sector with the Deleted Data Address Mark and reads the next sector. During disk data transfers between the FDC and the processor, via the data bus, the FDC must be serviced by the processor every 27 $\mu$ s in the FM Mode, and every 13 $\mu$ s in the MFM Mode, or the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Read Data Command. If the processor terminates a read (or write) operation in the FDC, then the ID Information in the Result Phase is dependent upon the state of the MT bit and EOT byte. Table 5 shows the values for C, H, R, and N, when the processor terminates the Command. Table 8. ID Information When Processor Terminates Command | | | Final Sector Transferred to | ID Information at Result Phase | | | | | | |----|----------------|---------------------------------------------------------------------------------|--------------------------------|-----|--------|----|--|--| | MT | EOT | Processor | С | Н | R | N | | | | | 1A<br>0F<br>08 | Sector 1 to 25 at Side 0<br>Sector 1 to 14 at Side 0<br>Sector 1 to 7 at Side 0 | NC | NC | R+1 | NC | | | | | 1A<br>0F<br>08 | Sector 26 at Side 0<br>Sector 15 at Side 0<br>Sector 8 at Side 0 | C+1 | NC | R = 01 | NC | | | | 0 | 1A<br>0F<br>08 | Sector 1 to 25 at Side 1<br>Sector 1 to 14 at Side 1<br>Sector 1 to 7 at Side 1 | NC | NC | R+1 | NC | | | | | 1A<br>0F<br>08 | Sector 26 at Side 1<br>Sector 15 at Side 1<br>Sector 8 at Side 1 | C+1 | NC | R = 01 | NC | | | | | 1A<br>0F<br>08 | Sector 1 to 25 at Side 0<br>Sector 1 to 14 at Side 0<br>Sector 1 to 7 at Side 0 | NC | NC | R+1 | NC | | | | | 1A<br>0F<br>08 | Sector 26 at Side 0<br>Sector 15 at Side 0<br>Sector 8 at Side 0 | NC | LSB | R = 01 | NC | | | | 1 | 1A<br>0F<br>08 | Sector 1 to 25 at Side 1<br>Sector 1 to 14 at Side 1<br>Sector 1 to 7 at Side 1 | NC | NC | R+1 | NC | | | | | 1A<br>GF<br>GB | Sector 26 at Side 1<br>Sector 15 at Side 1<br>Sector 8 at Side 1 | C+1 | LSB | R=01 | NC | | | Notes: 1. NC (No Change): The same value as the one at the beginning of command execution. LSB (Least Significant Bit): The least significant bit of H is complemented. #### WRITE DATA A set of nine (9) bytes are required to set the FDC Into the Write Data mode. After the Write Data command has been issued the FDC loads the head (if it is in the unloaded state), waits the specified head settling time (defined in the Specify Command), and begins reading ID Fields. When the current sector number ("R"), stored in the ID Register (IDR) compares with the sector #### 8272A number read off the diskette, then the FDC takes data from the processor byte-by-byte via the data bus, and outputs it to the FDD. After writing data into the current sector, the Sector Number stored in "R" is incremented by one, and the next data field is written into. The FDC continues this "Multi-Sector Write Operation" until the Issuance of a Terminal Count signal. If a Terminal Count signal is sent to the FDC it continues writing into the current sector to complete the data field. If the Terminal Count signal is received while a data field is being written then the remainder of the data field is filled with 00 (zeros). The FDC reads the ID field of each sector and checks the CRC bytes. If the FDC detects a read error (incorrect CRC) in one of the ID Fields, it sets the DE (Data Error) flag of Status Register 1 to a 1 (high), and terminates the Write Data Command. (Status Register 0 also has bits 7 and 6 set to 0 and 1 respectively.) The Write Command operates in much the same manner as the Read Command. The following items are the same; refer to the Read Data Command for details: - Transfer Capacity - . EN (End of Cylinder) Flag - . ND (No Data) Flag - · Head Unload Time Interval - ID Information when the processor terminates command (see Table 2) - Definition of DTL when N = 0 and when $N \neq 0$ In the Write Data mode, data transfers between the processor and FDC must occur every 31 $\mu s$ in the FM mode, and every 15 $\mu s$ in the MFM mode. If the time interval between data transfers is longer than this then the FDC sets the OR (Over Run) flag in Status Register 1 to a 1 (high), and terminates the Write Data Command. For mini-floppies, multiple track writes are usually not permitted. This is because of the turn-off time of the erase head coils—the head switches tracks before the erase head turns off. Therefore the system should typically wait 1.3 mS before attempting to step or change sides. #### WRITE DELETED DATA This command is the same as the Write Data Command except a Deleted Data Address Mark is written at the beginning of the Data Field instead of the normal Data Address Mark. #### READ DELETED DATA This command is the same as the Read Data Command except that when the FDC detects a Data Address Mark at the beginning of a Data Field (and SK = 0 (low)), it will read all the data in the sector and set the CM flag in Status Register 2 to a 1 (high), and then terminate the command. If SK = 1, then the FDC skips the sector with the Data Address Mark and reads the next sector. #### READ A TRACK This command is similar to READ DATA Command except that the entire data field is read continuously from each of the sectors of a track. Immediately after encountering the INDEX HOLE, the FDC starts reading all data fields on the track as continuous blocks of data. If the FDC finds an error in the ID or DATA CRC check bytes, it continues to read data from the track. The FDC compares the ID information read from each sector with the value stored in the IDR, and sets the ND flag of Status Register 1 to a 1 (high) if there is no comparison. Multi-track or skip operations are not allowed with this command. This command terminates when EOT number of sectors have been read. If the FDC does not find an ID Address Mark on the diskette after it encounters the INDEX HOLE for the second time, then it sets the MA (missing address mark) flag in Status Register 1 to a 1 (high), and terminates the command. (Status Register 0 has bits 7 and 6 set to 0 and 1 respectively.) #### READ ID The READ ID Command is used to give the present position of the recording head. The FDC stores the values from the first ID Field it is able to read. If no proper ID Address Mark is found on the diskette, before the INDEX HOLE is encountered for the second time then the MA (Missing Address Mark) flag in Status Register 1 is set to a 1 (high), and if no data Is found then the ND (No Data) flag is also set in Status Register 1 to a 1 (high) and the command is terminated. #### **FORMAT A TRACK** The Format Command allows an entire track to be formatted. After the INDEX HOLE is detected, Data is written on the Diskette: Gaps, Address Marks, ID Fields and Data Fields, all per the IBM System 34 (Double Density) or System 3740 (Single Density) Format are recorded. The particular format which will be written is controlled by the values programmed into N (number of bytes/sector), SC (sectors/cylinder), GPL (Gap Length), and D (Data Pattern) which are supplied by the processor during the Command Phase. The Data Field is filled with the Byte of data stored in D. The ID Field for each sector is supplied by the processor; that is, four data requests per sector are made by the FDC for C (Cylinder Number), H (Head Number), R (Sector Number) and N (Number of Bytes/Sector). This allows the diskette to be formatted with nonsequential sector numbers, if desired. After formatting each sector, the processor must send new values for C, H, R, and N to the 8272A for each sector on the track. The contents of the R Register is incremented by one after each sector is formatted, thus, the R register contains a value of R + 1 when it is read during the Result Phase. This incrementing and formatting continues for the whole track until the FDC encounters the INDEX HOLE for the second time, whereupon it terminates the command. If a FAULT signal is received from the FDD at the end of a write operation, then the FDC sets the EC flag of Status Register 0 to a 1 (high), and terminates the command after setting bits 7 and 6 of Status Register 0 to 0 and 1 respectively. Also the loss of a READY signal at the beginning of a command execution phase causes command termination. Table 9 shows the relationship between N, SC, and GPL for various sector sizes: #### 8272A Table 9. Sector Size Relationships. STANDARD FLOPPY 5%" MINI FLOPPY | FORMAT | SECTOR SIZE | N | sc | GPL <sup>1</sup> | GPL <sup>2</sup> | REMARKS | SECTOR SIZE | N | sc | GPL <sup>1</sup> | GPL <sup>2</sup> | |--------------|------------------|----|----|------------------|------------------|-----------------|------------------|----|----|------------------|------------------| | FM Mode | 128 bytes/Sector | 00 | 1A | 07 | 1B | IBM Diskette 1 | 128 bytes/Sector | 00 | 12 | 07 | 09 | | 1 111 111000 | 258 | 01 | OF | 0E | 2A | IBM Diskette 2 | 128 | 00 | 10 | 10 | 19 | | | 512 | 02 | 08 | 1B | 3A | | 256 | 01 | 08 | 18 | 30 | | 1 | 1024 | 03 | 04 | 47 | 8A | | 512 | 02 | 04 | 46 | 87 | | | 2048 | 04 | 02 | CB | FF | | 1024 | 03 | 02 | C8 | FF | | ) 1 | 4098 | 05 | 01 | C8 | FF | | 2048 | 04 | 01 | C8 | FF | | MPM Mode | 258 | 01 | 1A | 0E | 36 | IBM Diskette 2D | 256 | 01 | 12 | OA. | oc | | | 512 | 02 | OF | 18 | 54 | | 256 | 01 | 10 | 20 | 32 | | | 1024 | 03 | 08 | 35 | 74 | IBM Diskette 2D | 512 | 02 | 80 | 2A | 50 | | 1 . | 2048 . | 04 | 04 | 99 | FF | | 1024 | 03 | 04 | 80 | F0 | | | 4096 | 05 | 02 | C8 | FF | | 2048 | 04 | 02 | C8 | FF | | | 8192 | 06 | 01 | C8 | FF | | 4096 | 05 | 01 | C8 | FF | Note: 1. Suggested values of GPL in Read or Write Commands to avoid epilice point between data field and ID field of contiguous sections. 2. Suggested values of GPL in format command. #### SCAN COMMANDS The SCAN Commands allow data which is being read from the diskette to be compared against data which is being supplied from the main system (Processor in NON-DMA mode, and DMA Controller in DMA mode). The FDC compares the data on a byte-by-byte basis, and looks for a sector of data which meets the conditions of D<sub>FDD</sub> = D<sub>Processor</sub>, D<sub>FDD</sub> ≤ D<sub>Processor</sub>, or D<sub>FDD</sub> ≥ D<sub>Processor</sub> Ones complement arithmetic is used for comparison (FF = largest number, 00 = smallest number). After a whole sector of data is compared, if the conditions are not met, the sector number is incremented (R+STP → R), and the scan operation is continued. The scan operation continues until one of the following conditions occur, the conditions for scan are met (equal, low, or high), the last sector on the track is reached (EOT), or the terminal count signal is received. If the conditions for scan are met then the FDC sets the SH (Scan Hit) flag of Status Register 2 to a 1 (high), and terminates the Scan Command. If the conditions for scan are not met between the starting sector (as specified by R) and the last sector on the cylinder (EOT), then the FDC sets the SN (Scan Not Satisfied) flag of Status Register 2 to a 1 (high), and terminates the Scan Command. The receipt of a TERMINAL COUNT signal from the Processor or DMA Controller during the scan operation will cause the FDC to complete the comparison of the particular byte which is in process, and then to terminate the command. Table 10 shows the status of bits SH and SN under various conditions of SCAN. Table 10. Scan Status Codes | | STATUS R | EGISTER 2 | | | | |--------------------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------|--|--| | COMMAND | BIT 2 = SN | BIT 3 = SH | COMMENTS | | | | Scan Equal | 0 | 1 0 | DFDD = DProcessor<br>DFDD + DProcessor | | | | Scan Low or Equal | 0<br>0<br>1 | 1<br>0<br>0 | DFDD = Dprocessor<br>DFDD < Dprocessor<br>DFDD & Dprocessor | | | | Scan High or Equal | 0<br>0<br>1 | 1<br>0<br>0 | D <sub>FDD</sub> = D <sub>Processor</sub> D <sub>FDD</sub> > D <sub>Processor</sub> D <sub>FDD</sub> \$ D <sub>Processor</sub> | | | If the FDC encounters a Deleted Data Address Mark on one of the sectors (and SK=0), then it regards the sector as the last sector on the cylinder, sets CM (Control Mark) flag of Status Register 2 to a 1 (high) and terminates the command. If SK = 1, the FDC skips the sector with the Deleted Address Mark, and reads the next sector. In the second case (SK = 1), the FDC sets the CM (Control Mark) flag of Status Register 2 to a 1 (high) in order to show that a Deleted Sector had been encountered. When either the STP (contiguous sectors STP=01, or alternate sectors STP=02 sectors are read) or the MT (Multi-Track) are programmed, it is necessary to remember that the last sector on the track must be read. For example, if STP=02, MT=0, the sectors are numbered sequentially 1 through 26, and we start the Scan Command at sector 21; the following will happen. Sectors 21, 23, and 25 will be read, then the next sector (26) will be skipped and the Index Hole will be encountered before the EOT value of 26 can be read. This will result in an abnormal termination of the command. If the EOT had been set at 25 or the scanning started at sector 20, then the Scan Command would be completed in a normal manner. During the Scan Command data is supplied by either the processor or DMA Controller for comparison against the data read from the diskette. In order to avoid having the OR (Over Run) flag set in Status Register 1, it is necessary to have the data available in less than 27 $\mu$ s (FM Mode) or 13 $\mu$ s (MFM Mode). If an Overrun occurs the FDC terminates the command. #### SEEK The read/write head within the FDD is moved from cylinder to cylinder under control of the Seek Command. The FDC compares the PCN (Present Cylinder Number) which is the current head position with the NCN (New Cylinder Number), and performs the following operation if there is a difference: PCN < NCN: Direction signal to FDD set to a 1 (high), and Step Pulses are issued. (Step In.) PCN > NCN: Direction signal to FDD set to a 0 (low) and Step Pulses are issued. (Step Out.) The rate at which Step Pulses are issued is controlled by SRT (Stepping Rate Time) in the SPECIFY Command. After each Step Pulse is issued NCN is compared against PCN, and when NCN = PCN, then the SE (Seek End) flag is set in Status Register 0 to a 1 (high), and the command is terminated.